`
`CROSS REFERENCE TO RELATED APPLICATION
`
`This application is a continuation of U.S. application Serial No. 11/318,583,
`
`filed December 28, 2005, whichis a divisional of U.S. application Serial No.
`
`10/212 ,208, filed August 6, 2002, now US Patent No. 7,027,025, the contents of
`
`which are incorporated herein by reference.
`
`LO
`
`BACKGROUND OF THE INVENTION
`
`The presentinvention reiates to a liquid crystal display device, and, more
`
`particularly, to an improved active matrix type of liquid crysial display device in which
`
`.
`flicker is eliminated and the power consumption is reduced.
`In an active matrix type ofliquid crystal display device, on a liquid-crystal side
`
`15
`
`surface of one of a pair of substrates, which are arranged to face each other in an
`
`opposed manner, while sandwiching liquid crystal material therebetween, there are
`
`formed gate signal lines, which extend in the x direction and which are arrangedin
`
`parallel in the y direction, and drain signal lines, which extend in the y direction and
`
`which are arrangedin parallel in the x direction. Regions which are surrounded by
`
`20
`
`these respective gate lines and drain lines constitute pixel regions.
`
`Eachpixel region includes a switching element which is operated in response
`
`to a scanning signai from a one-side gate signal line and a pixel electrode to which a
`
`video signal is supplied from a one-side drain signal line by way of the switching
`
`element. Betweenthe pixel electrode and a counter electrode, which is formed ona
`
`25
`
`liquid-crystal-side surface of either one of the pair of substrates, an electric field is
`
`generated, and the optical transmissivity of the liquid crystal material is controlled in
`
`responseto the electric field.
`
`
`
`Further, one of the gate signallines is selected in response to a scanning
`
`signal supplied from a vertical scanning driving circuit, and a video signal is supplied
`
`to each drain signal line from a video signal driver circuit at the timing of selection of
`
`the gate signal line.
`
`In a liquid crystal display device having such a constitution, a so-called dot
`
`inversion driving method has been employed, in which, to prevent the deterioration
`
`of the liquid crystal material caused by poiarization derived from applying a voltage
`
`having a direct current componentto the liquid crystal materiai for a long time, the
`
`polarity of the voltage applied to respective liquid crystals of neighboring pixei
`
`10
`
`regionsis inverted (alternated}, so that the polarity of the voltage applied to each
`
`liquid crystal is inverted at every frame.
`
`Further, as a display mode of the liquid crystal display device, a dot matrix
`
`display and a character display have been known, wherein data inputted to the
`
`above-mentioned video signal driver circuit is constituted of dot-matrix data.
`
`15
`
`Still further, in a so-called transmission type liquid crystal display device,
`
`whichis provided with a backlight on a back surface of a liquid crystai display panel,
`
`image display is usually performed while setting the brightness of the backlight at a
`
`fixed value.
`
`SUMMARYOF THE INVENTION
`
`20
`
`However, in such a liquid crystal display device, which adopts the above-
`
`mentioned dot inversion driving method, a display pattern inevitably exists which
`
`offsets the alternation of liquid crystal driving, and it has been pointed out thatflicker
`
`occurs in such a case.
`
`Further, it also has been pointed out that the dot-matrix data inputted to the
`
`25
`
`above-mentioned video signal driver circuit increases the power consumption
`
`required for transferring such data.
`
`Stil further, recenily, it has been pointed out that not onlystill images, but also
`
`moving images, are being visualized in large quantity as display images, and the
`
`
`
`brightness of these imagesis slightly reduced when the moving images are
`
`visualized; and, hence, the moving images cannot be clearly recognized.
`
`The present invention has been madein view of the above-mentioned
`
`circumstances, andit is an object of the present invention to provide a liquid crystal
`
`display device which can suppress the generationof flicker.
`
`It is another object of the present invention to provide a liquid crystal display
`
`device in which the power consumption thereof can be reduced.
`
`It is still another object of the present invention to provide a liquid crystal
`
`display device which can clearly display moving images.
`
`10
`
`Typical aspects and features of the present inventions, as disclosed in the
`
`present application, will be summarized asfollows.
`
`[Structural Feature 1 according to the Present Invention]
`
`In a liquid crystal display device which hasa plurality of pixels arranged in the
`
`form of a matrix, with each group of pixels being formed in respective lines along
`
`15
`
`gate signal lines, and in which there is meansfor alternating the polarities of voltages
`
`applied to the liquid crystal material during a frame period with respect to an
`
`alternation signal, the present invention provides: means for accumulating signal
`
`levels of pixel data for odd-numberedlines of the pixels during every frame period
`
`(accumulator A); means for accumulating signal levels of pixel data for even-
`
`20
`
`numberedlines of the pixels during every frame period (accumulator B); subtracting
`
`meansfor obtaining a subtracted value by subtracting one of the accumulated values
`
`of the signal levels for the odd-numberedlines and for the even-numberedlines from
`
`one another (subtractor), and alternation signal transmitter means for transmitting
`
`anotheralternation signal, that is different from (e.g. out of phase with) the current
`
`25
`
`alternation signal, when the subtracted value obtained by the subtracting meansis
`
`not less than a reference value (e.g. selector).
`
`In a liquid crystal display device having such a constitution, there is no
`
`possibility that the voltage applying poiarity and the display data are biased; and,
`
`
`
`hence, the liquid crystal applying voltage is made uniform with respect to the
`
`commonvoltage. Accordingly, it is unnecessary to increase the quantity of current
`
`supplied to the commonelectrode, so that the power consumption can be
`
`suppressed.
`
`[Structural Feature 2 according to the Present Invention]
`
`The structural feature 2 of the liquid crystal display device according to the
`
`present invention is defined, for example, by (a) meansfor receiving input data,
`
`including a character display and dot matrix data, and for producing the dot matrix
`
`data from the input data when a display enable signal is in a High-state (e.g. a logic
`
`10
`
`element receiving the input data and the display enable signal); (b) means for
`
`generating character data from the input data when the display enable signalis ina
`
`Low-state (e.g. a color palette converiing circuit, a character-generating circuit, ora
`
`character-address generating circuit, and a logic element disposed prior thereto);
`
`and (c) means for outputting display data by synthesizing the character data with the
`
`i5
`
`dot matrix data (e.g. an image synthesizing circuit), each provided for the liquid
`
`crystai display device.
`
`In the liquid crystal display device having such a constitution, when the
`
`character display is performed along with a dot matrix display, input data for the
`
`character display is fetched as character data and is synthesized with the dot-matrix
`
`20
`
`data. Due to such a constitution, the power consumption necessary for data transfer
`
`can be reduced.
`
`[Structural Feature 3 according io the Present Invention]
`
`In a liquid crystal! display device having a liquid crystal display panel to which
`
`display data is inputted and a backlight arranged at a back surface of the liquid
`
`25
`
`crystal dispiay panel, the present invention provides:a first means for identifying
`
`gray scales in respective pixel data included in the display datum (e.g. a gray scale
`
`decoder); a second meansfor detecting the existence of predetermined gray scale
`
`levels in the gray scales identified by the first means (e.g. gray scale resistors
`
`
`
`provided for every predetermined gray scale level); a third means for totaling up the
`
`number of the gray scale levels detected by the second means(e.g. an adder); and
`
`a fourth means for outputting a control signal to the backlight, which fails into one of
`
`a plurality of brightness control ranges of the backlight, with respect to the number of
`
`the gray scale levels totaled up by the third means, wherein the fourth means divides
`
`the brightness range of the backlight te be regulated thereby into a plurality of
`
`brightness control ranges (e.g. a resistor).
`
`In the liquid crystal display device having such a constitution, moving images
`
`displayed on the liquid crystal display panel are displayed with a brightness which is
`
`10
`
`greater than the brightness which is obtained when still images are displayed. Due
`
`to such a constitution, the motion of the moving images can be clearly displayed. On
`
`the other hand, it also has been confirmed that, when the dispiay imagesarestill
`
`images,the stili images can be clearly displayed even when the brightness thereofis
`
`not so large.
`
`15
`
`Further, the distinction between the moving images and the still images is
`
`detected, and an optimum brightness display is produced in responseto the result of
`
`detection; and, hence, it is possible to obtain an advantageous effectin that the
`
`power consumption can be reduced.
`
`20
`
`BRIEF DESCRIPTION OF THE DRAWINGS
`
`Fig. 1 is a block diagram showing cne embodiment of a liquid crystal display
`
`device according to the present invention;
`
`Fig. 2 is an equivalent circuit diagram showing one embodimentofa liquid
`
`crystal display panel of the liquid crystal display device according to the present
`
`25
`
`invention;
`
`Fig. 3 is a schematic diagram showing the liquid crystal display panel and a
`
`periphery thereof of the liquid crystal display device according to the present
`
`invention;
`
`
`
`Fig. 4 is a schematic circuit diagram showing one embodimentof a driving
`
`voltage generatorcircuit of the liquid crystal display device according to the present
`
`invention;
`
`Fig. 5 is a diagram showing an advantageous effect obtained by the provision
`
`of the circuit shownin Fig. 1 of the liquid crystal display device according to the
`
`present invention;
`
`Fig. 6 is a diagram showing drawbacks of a conventional liquid crystal display
`
`device in comparison to Fig. 5;
`
`Fig. 7 is a schematic circuit diagram showing another embodiment of the
`
`10
`
`liquid crystal display device according to the present invention; and
`
`Fig. 8 is a block diagram showing another embodimentofthe liquid crystal
`
`display device according to the present invention.
`
`DETAILED DESCRIPTION
`
`15
`
`Preferred embodimentsof a liquid crystal display device according to the
`
`presentinvention will be described hereinafter in conjunction with the drawings.-
`
`[Embodiment 1]
`
`<<Circuit diagram ofliquid crystal display panel PNL>>
`
`Fig. 2 is a view showinga circuit of a liquid crystal display panel PNL.
`
`20
`
`Although the drawing showsa circuit diagram of the display panel, it is depicted so
`
`as to correspond to an actual geometric arrangementof the elements.
`
`First of all, there is provided a transparent substrate SUB 1. On a surface (ihe
`
`surface which faces a transparent substrate SUB2 in an opposed manner), gate
`
`signal lines GL, which extend in the x direction and are arrangedin parallel in the y
`
`25
`
`direction, and drain signal lines DL, which extend in the y direction and are arranged
`
`in parallel in the x direction, are formed. Regions surrounded by the gate signal lines
`
`GL and the drain signal lines DL constitute pixel regions (pixels), and these
`
`
`
`respective pixels, which constitute a liquid crystal display portion AR, are arranged in
`
`a matrix array.
`
`Within each pixel region, there is a switching element (thin film transistor)
`
`TFT, which is operated in response to a scanning signal supplied from a one-side
`
`gate signal line GL, and a pixel electrode PIX, to which a video signal from a one-
`
`side drain signal line DL ts supplied through the switching element TFT. An electric
`
`field is generated between the pixel electrode PIX and a counter electrode CT (not
`
`shownin the drawing), which is provided on either one of the respective transparent
`
`substrates, in each pixel, and the optical transmissivity of the liquid crystal for the
`
`10
`
`selected pixel is controlled by the electric field.
`
`Each gate signal line GL has one end thereof connected to a vertical scanning
`
`driving circuit V, and a scanning signal is supplied to each gate signal line GL from
`
`the vertical scanning driving circuit V. Further, each drain signal line DL has one end
`
`thereof connected to a video signal driver circuit He, and a video signal is supplied to
`
`15
`
`each drain signal line DL from the video signal driver circuit He. Here, respective
`
`drain signal lines DL are constituted of signal lines which sequentially repeat a color
`
`display of R, G, B from the left toward the right in the figure, for example.
`
`Accordingly, three pixels, which are arranged adjacent to each other and are
`
`connected to the same gate signal line GL, constitute one pixel in a color display.
`
`20
`
`The above-mentioned transparent substrate SUB1 is arranged to face the
`
`other transparent substrate SUB2 with a liquid crystal material being disposed
`
`therebetween, and a sealing material SL, which surrounds the above-mentioned
`
`liquid crystal display portion AR so as to seal the liquid crystal, is used for fixing the
`
`above-mentioned transparent substrates SUB1, SUB2 to one another.
`
`25
`
`Further, the liquid crystal display panel PNL having such a constitution is of a
`
`so-called transmission type, and so a backlight BL is arranged on a back surface of
`
`the panel PNL.
`
`<<Circuit of liquid crystal display panel PNL and periphery thereof>>
`
`
`
`Fig. 3 is a schematic diagram of the above-mentionedliquid crystal display
`
`panel PNL andthe periphery thereof. For the sake of brevity, a case in which the
`
`liquid crystal display device is configured for the display of 256 colors, for example, is
`
`shownin Fig. 3.
`
`First of all, an interface part, which corresponds to a microcomputer system or
`
`the like, is constituted of a timing converter TCON. To an input terminal of this timing
`
`converter TCON, color data Ro - R7, Go- G7, Bo - B7, which correspond to inputs of R,
`
`G, B of a standard color CRT (cathode ray tube), a horizontal synchronizing signal
`
`HSYNC, a vertical synchronizing signal VSYNC, a display timing signal YDISP and
`
`10
`
`the like are inputted. Further, signals, which are obtained by converting respective
`
`data from the above-mentioned input terminal and which drive the liquid crystal
`
`display panel PNL, are outputted from an output terminal of the timing converter
`
`TCON.
`
`A phaselocked loopcircuit PLL is connected to the timing converter TCON,
`
`15
`
`and a 1 dot clock pulse DOTCLKis inputted to the phase locked loop circuit PLL and
`
`a clock pulse PLLOUTis supplied to the timing converter TCON by this phase locked
`
`loop circuit PLL.
`
`The vertical scanning driving circuit V, which is mounted on the liquid crystal
`
`display panel PNL,is constituted of a dynamic-type shift resister and a driver, for
`
`20
`
`example, wherein a frame signal (FLM signal) and a pulse CL2, which corresponds
`
`to the scanning timing, are inputted to the vertical scanning driving circuit V from the
`
`output terminal of the above-mentioned timing converter TCON. Due to such a
`
`constitution, a scanning signal is sequentially outputted to respective gate signal
`
`lines GL, which are respectively connected to output terminals of the vertical
`
`25
`
`scanning driving circuit V.
`
`Further, to the video signal driver circuit He that is mounted on the liquid
`
`crystal display panel PNL, a clock pulse CL1, which is outputted from the output
`
`terminal of the timing converter TCON, and data DATA of several bit units, which is
`
`
`
`transmitted in serial form through a signal bus, are inputted. The clock pulse CL1 is
`
`used for latching the above-mentioned data DATAat the video signal driver circuit
`
`He for one line transferred in serial order. That is, the clock pulse CL1 is generated
`
`whenthe transfer of data for one line is completed.
`
`The transferred data is held and a driving voltage for one line is formed based
`
`on the data, and the data is written in parallel in the pixel for one line corresponding
`
`to the gate signal line GL selected by the above-mentioned vertical scanning driving
`
`circuit V.
`
`In this case, along with the above-mentioned writing into the pixel, the
`
`serial fetching of data corresponding to a next line is performed in response to the
`
`10
`
`above-mentioned clock pulse CL1.
`
`On the other hand, there is provided a powerstabilizer circuit PW, which
`
`generatesstabilized voltages, such as +5V and -20V, which are necessary for use
`
`as driving voltages, upon receiving two voltages, such as +5V and -24V,for
`
`example. The powerstabilizer circuit PW is effectively operated upon receiving a
`
`15
`
`display control signal DISP/ON from the above-mentioned timing converter TCON.
`
`Further, the stabilized voltages from the powerstabilizer circuit PW are
`
`supplied to a driving voltage generator circuit CP, and the driving voltage generator
`
`circuit CP generates respective driving voltages GSVthat are allocated to respective
`
`gray scales. The respective driving voltages GSV are supplied to the video signal
`
`20
`
`driver circuit He.
`
`<<Driving voltage generator circuit>>
`
`Fig. 4 shows one example of the above-mentioned driving voltage generator
`
`circuit CP, in which the polarities of the driving voltages (also called “Gray Scale
`
`Voltage”, GSVin Fig. 3), which are outputted in response to gray scales, are
`
`25
`
`inverted between positive/negative polarity in every gate signal line GL and for every
`
`frame. Due to such a constitution, the liquid crystal is subjected to a so-called
`
`alternation driving (the counter electrode being fixed in this case); and, hence, there
`
`is no possibility that a direct current componentwill be applied to the liquid crystal.
`
`
`
`Thus, it is possible to obtain the advantageouseffect that the lifetime of the liquid
`
`crystal is prolonged.
`
`In the drawing, a series circuit, including a switch SW 1 and a switch SW2, is
`
`connected betweena high-level voltage Vy (+5V for the example of Fig. 3) and a
`
`low-level voltage V_ (-20V for the example of Fig. 3), and a driving voltage V; is
`
`outputted from the connection point of the switches SW1 and SW/2. Further, a series
`
`circuit, including a resister Rg and a resister Rio, is connected between the high-level
`
`voltage Vy and the low-level voltage V_, and an intermediate voltage Vx is generated
`
`at the connection point of the resisters Rg and Rio.
`
`10
`
`With respect to the operation of the switches SW1 and SW2, when one of
`
`them assumesthe ON state, the other assumes the OFF state. This changeover is
`
`performed in response to the changeover of the gate signal lines GL, for example. A
`
`series circuit consisting of resisters R; to Rg is connected between a connection
`
`point of the resisters Rg and Rio and a connection pointof the switches SW1 and
`
`15
`
`SW/2, wherein respective driving voltages V2 to Vg are outputted from lines
`
`connected between each of respective resisters Ri to Rg. Respective driving
`
`voltages GSV, that are outputted from the driving voltage generatorcircuit CP,
`
`include voltages of eight stages and adopt the descending orderof driving voltages
`
`V1 to Vs.
`
`20
`
`Due to such a constitution, when the odd-numbered gate signal lines GL are
`
`selected, the switch SW’1 is turned ON in responseto the signal M received from the
`
`timing converter TCON, and driving voltages of positive polarity +V, to +V, are
`
`formed in response to the high-level voltage Vy and the intermediate voltage Vu.
`
`Then, when the even-numbered gate signal lines GL are selected, the switch SW2 is
`
`25
`
`turned ON in responseto the signal M received from the timing converter TCON, and
`
`driving voltages of negative polarity -V; to -Vs are formed in responseto the low-level
`
`voltage V_ and the intermediate voltage Vy. Such changeover of the switches SW1
`
`and $W2is performed at every changeoverof a frame.
`
`10
`
`
`
`Here, in this embodiment, with respect to a pixel group driven by respective
`
`gate signal lines GL, the polarities of voltages applied to respective jiquid crystals of
`
`the pixeis which are arranged close to each other are also inverted. This inversion is
`
`performed inside of the above-mentioned video signal driver circuit He, for example.
`
`<<Voltage polarity inversion adjusting circuit>>
`
`Fig. 1 showsa circuit for adjusting the above-mentioned inversion of the
`
`polarity of the voltage applied to the liquid crystal material in response to input data
`
`inputted to the timing controller TCON (hereinafter referred to as inputted display
`
`data), and this circuit is incorporated into the above-mentioned timing controller
`
`10
`
`TCON, for example.
`
`In the circuit of Fig. 1, first of all, there is provided a serial/parallel converter
`102. Inputted display data 101 is configured to be inputted into this serial/parallel
`
`converter 102. The inputted display data 101 includes a large number of pixel data,
`
`and this pixel data is outputted from the serial/parallel converter 102, after being
`
`15
`
`classified into pixel data of odd-numbered lines and pixel data of even-numbered
`
`lines in the vertical scanning of the liquid crystal display part.
`
`Further, the respective pixel data of the inputted display data 101 respectively
`
`include information on red (R), green (G), blue (B) colors of the coijor display, and
`
`inputting of the inputted dispiay data 101 to the serial/paraliel converter 102 is
`
`20
`
`performed through different input terminals Rdata, Gdata, Bdata, which correspond
`
`to respective information of red (R), green (G), blue (B) colors for every pixel data.
`
`The outputting of the inputted display data 101 from the serial/parallel converter 102
`
`is performed through different output terminals Rodd, Godd, Bodd, which correspond
`
`to respective information of red (R), green (G), blue (B) colors of respective pixel
`
`25
`
`data of the odd-numbered lines and is performed through different output terminals
`
`Reven, Geven, Beven, which correspond to respective information of red (R), green
`
`(G), blue (B) colors of respective pixel data of the even-numbered lines. Such
`
`operations are performed with respect fo respective pixels which differ in color
`
`1a
`
`
`
`information in responseto the inputting of a clock signal 113 to the serial/paralle!
`
`converter 102.
`
`Then, outputs from the output terminals Rodd, Bodd, Geven of the
`
`serial/parallel converter 102 are inputted to an accumulator A103, while outputs from
`
`the output terminals Godd, Reven, Beven of the serial/parailel converter 102 are
`
`inputted to an accumulator B 104.
`
`In the accumulator A103, the signal levels (corresponding to brightness) of
`
`respective pixel data, which are inputted to the accumulator A103, are sequentially
`
`accumulated, and an accumulated value is temporarily stored in a register A105.
`
`10
`
`Further, and simultaneously therewith, in the accumulator B104, the signal ievels of
`
`respective pixel data, which are inputted to the accumulator B104, are sequentially
`
`accumulated, and an accumulated value is temporarily stored in a register B106.
`
`Clock signals 113 are respectively inputted to the accumulators A103, B104,
`
`and accumulations of signal lines in the accumulators A103, B104 are performed for
`
`15
`
`respective pixels which differ in color information. On the other hand, vertical
`
`synchronizing signals 112 are inputted to the registers A105, B106, respectively, and
`
`the accumulations of signal levels in the registers A105, B 106 are performed for
`
`every frame ofthe liquid crystal display. That is, due to such a constitution, it is
`
`possible to obtain the accumulated value of signal levels of pixel data (R, G, B) of
`
`20
`
`respective odd-numbered lines and the accumulated value of signal levels of pixel
`
`data (R, G, B) of respective even-numbered lines for every frame.
`
`Then, signals which correspond to respective accumulated values are
`
`inputted to a subtracter 107. The result of subtraction between the accumulated
`
`value stored in the register A105 and the accumulated value stored in the register
`
`25
`
`B106 is obtained by the subtracter 107. The subtracter 107 outputs an alternation
`
`selector signal 116, when a subtracted value calculated by the subtracter 107
`
`becomes equal to or more than a reference value. Here, the above-mentioned
`
`subtracter 107 allows inputting of a signal from a reference value changing means
`
`12
`
`
`
`120, which changes the reference value so that the reference value can be arbitrarily
`
`set.
`
`In this regard, an operator can operate the reference value changing means
`
`120 so as to change the reference value to a given value based on the observation
`
`of a display surface of the liquid crystal panel, for example.
`
`On the other hand, an alternation signal generating circuit 108 is also
`
`provided. Tne alternation signal generating circuit 108 generates an alternation
`
`signal A109 and an alternation signal B110, whose phasesareshifted by 180°, in
`
`responseto a horizontal synchronizing signal 111 and a vertical synchronizing signal
`
`112. These alternation signals A109, B 110 are outputted to a selector 114, and the
`
`10
`
`selector 114 changes over betweenthe alternation signals A109, B110, based on
`
`the selection indicated by the alternation selector signal 116, and outputs an
`
`alternation signal 115. The alternation signal 115 is used as a signal for changing
`
`over switches SW1, SWof the driving voltage generator circuit CP, andit is used
`
`for the inversion of the polarities of the neighboring pixels in the pixel group in each
`
`15
`
`liné in the video signal driver circuit He.
`
`The liquid crystal display device having such a constitution detects a case in
`
`which there exists a bias with respect to display data quantities of positive polarity
`
`and negative polarity in one frame and changesthe alternation period of the liquid
`
`crystal, thus suppressing the generation offlicker and preventing an increasein the
`
`20
`
`power consumption.
`
`With respect to the generation of the alternation period of the liquid crystal in
`
`the conventionalliquid crystal display device which is not constituted in such a
`
`manner, a display pattern which offsets the alternation exists, and, hence, flicker is
`
`generated. Further, there has been a drawback with such display devicesin that,
`
`25
`
`due to the bias of the display data at the positive polarity and the negative polarity
`
`with respect to the polarity of the voltage applied to the liquid crystal, the current to
`
`the common electrode is increased, whereby the power consumption is increased.
`
`13
`
`
`
`Fig. 5 is a view showing one exampleof the relationship betweenthe liquid
`
`crystal applying voltage and the alternation signal established by the above-
`
`mentioned constitution in accordance with the present invention.
`
`As can be understood from Fig. 5, while a white and black inversion pattern is
`
`inputted for every dot and every line, the alternation signal is changed for every dot
`
`and every two lines. Accordingly, there is no possibility that the polarity of applied
`
`voltages 301, 303, 305, 307 and the display data 302, 304, 306, 308 are biased, and
`
`the liquid crystal applying voltage 329 is made uniform with respect to common
`
`voltages 311, 316, 321, 326. Accordingly, the quantity of current supplied to the
`
`10
`
`common electrodes is not increased, and, hence, the power consumption can be
`
`suppressed.
`
`Further, for similar reasons, it is possible to suppress the generation offlicker
`
`that is derived from the non-uniformity of common electrodes on the display screen
`
`of the liquid crystal display panel.
`
`15
`
`Fig. 6 is a view showing one example of the relationship between the liquid
`
`crystal applying voltage and the alternation signal in the conventionalliquid crystal
`
`display device, in comparison to Fig. 5. As can be seen from Fig. 6, the alternation
`
`signal is fixed; and, hence, when the display data is formed of a white and black
`
`inversion pattern for every dot and every line, the polarity of the applying voltages
`
`20
`
`201, 203, 205, 207 and the display data 201, 204, 206, 208 are biased, whereby the
`
`liquid crystal applying voltage 229 is biased with respect to the commonelectrodes.
`
`[Embodiment2]
`
`Fig. 7 is a circuit diagram of another embodimentof the liquid crystal display
`
`device according to the present invention, and it shows a circuit that is incorporated
`
`25
`
`inside of the above-mentioned timing converter TCON, for example.
`
`In the circuit shown in Fig. 7, inputted display data 101 is acquired as dot-
`
`matrix data 130, during periods in which a display enable signal 121 assumes the
`
`HIGH state. Meanwhile, the inputted display data 101 is acquired as a color code, a
`
`14
`
`
`
`character code and a character-address code andis inputted into a color palette
`
`converting circuit 122, a character generating circuit 123 and a character-address
`
`generating circuit 124, respectively, during periods in which the display enable signal
`
`121 assumes the LOW state (fiy-back period).
`
`The data acquired as the dot-matrix data 130 is inputted to an image
`
`synthesizing circuit 140 and is synthesized with respective data, as will be explained
`
`later, by the image synthesizing circuit 140. The data acquired as the color codesis
`
`inputted to the color palette converting circuit 122. The color palette converting
`
`circuit 122 generates color data 132 and outputs the color data 132 therefrom. The
`
`10
`
`data acquired as the character code is inputted to the character generating circuit
`
`123, and the character generating circuit 123 generates character dot-mairix data
`
`133 and outputs the character dot-matrix data 133 therefrom. The data acquired as
`
`the character-address codeis inputted into the character-address generating circuit
`
`124, and the character-address generating circuit 124 generates character-
`
`15
`
`displaying address data 134 and outputs the character-displaying address data 134
`
`therefrom.
`
`The color data 132, the character dot-matrix data 133 and the character-
`
`displaying address data 134 are respectively inputted to the image synthesizing
`
`circuit 140, and these respective data are synthesized with each other, along with
`
`20
`
`the above-mentioned dot-matrix data 130. The synthesized data is outputted as
`
`output display data 141 from the image synthesizing circuit 140 andis inputted to the
`
`video driving circuit He shownin Fig. 3.
`
`In the liquid crystal display device having such a constitution, when a
`
`character display is produced along with a dot matrix display, the input data for the
`
`25
`
`character display is acquired as the character data 133 and is synthesized with the
`dot-matrix data 130. Accordingly, the power consumption for data transfer can be
`
`reduced.
`
`i5
`
`
`
`When the frequency of the character display in the pixel display is increased,
`
`the power consumption reduction effect becomes apparent, and, hence, the liquid
`
`crystal display device is also applicable for use as a liquid crystal display for a
`
`portable telephone, for example, in which a drastic reduction in the power
`
`consumption is demanded.
`
`[Embodiment 3]
`
`Fig. 8 is a circuit diagram of another embodimentof the liquid crystal display
`
`device according to the present invention, and it showsa circuit which is
`
`incorporated into the above-mentioned timing converter TCON.
`
`10
`
`in Fig. 8, first of all, there is provided a gray scale decoder 150.
`
`Inputted
`
`display data 101 is inputted into the gray scale decoder 150. The inputted display
`
`data 101 is constituted of a large number of pixel data which have respective gray
`
`scales ranging from 0 to N. The gray scale decoder 150 classifies respective pixel
`
`data in accordance with the respective gray scales thereof. When there is pixel data
`
`15
`
`which correspondsto a particular gray scale among the respective gray scales, a
`
`signal “1” for example, is outputted; and, when there is no pixel data which
`
`corresponds to a particular gray scale among the respective gray scales, a
`
`signal “OQ”, for example, is outputted.
`
`More particularly, the gray scale decoder 150 includes (N+1) output terminals,
`
`20
`
`and it outputs a signal indicative of the presence/absence ofpixel data of null gray
`
`scale level, a signal indicative of the presence/absenceofpixel data ofa first gray
`
`scale level, a signal indicative of the presence/absenceof pixel data of second gray
`
`scale level, ..., or a signal indicative of the presence/absence of pixel data of Nth
`
`gray scale level in the inputted display data 101, from a corresponding o