`
`UNITED STATES PATENT AND TRADEMARK OFFICE
`
`UNITED STATES DEPARTMENT OF COMMERCE
`United States Patent and Trademark Office
`Address: COMMISSIONER FOR PATENTS
`P.O. Box 1450
`Alexandria1 Virginia 22313- 1450
`wwwnsptogov
`
`APPLICATION NO.
`
`
`
`
`
` F ING DATE
`
`FIRST NAMED INVENTOR
`
`ATTORNEY DOCKET NO.
`
`
`
`
`
`CONF {MATION NO.
`
`12/708,9 1 5
`
`02/19/2010
`
`Yoshinori Horikawa
`
`AOY—4066US
`
`5506
`
`EXAMINER
`RATNERPRESTIA —
`07W —
`”90
`52473
`PO BOX 980
`ROSARIO BENITEz, GUSTAVO A
`VALLEY FORGE, PA 19482-0980
`
`PAPER NUMBER
`
`ART UNIT
`
`2838
`
`MAIL DATE
`
`07/23/2012
`
`DELIVERY MODE
`
`PAPER
`
`Please find below and/or attached an Office communication concerning this application or proceeding.
`
`The time period for reply, if any, is set in the attached communication.
`
`PTOL—90A (Rev. 04/07)
`
`
`
`
`
`Office Action Summary
`
`Application No.
`
`Applicant(s)
`
`
`12/708,915 HORIKAWA ET AL.
`Examiner
`Art Unit
`GUSTAVO ROSARIO BENITEZ
`2838
`
`-- The MAILING DA TE of this communication appears on the cover sheet with the correspondence address --
`Period for Reply
`
`A SHORTENED STATUTORY PERIOD FOR REPLY IS SET TO EXPIRE 3 MONTH(S) OR THIRTY (30) DAYS,
`WHICHEVER IS LONGER, FROM THE MAILING DATE OF THIS COMMUNICATION.
`Extensions of time may be available under the provisions of 37 CFR1. 136(a).
`In no event however may a reply be timely filed
`after SIX () MONTHS from the mailing date of this communication.
`If NO period for reply is specified above, the maximum statutory period will apply and will expire SIX (6) MONTHS from the mailing date of this communication.
`-
`- Failure to reply within the set or extended period for reply will, by statute, cause the application to become ABANDONED (35 U.S.C. § 133).
`Any reply received by the Office later than three months after the mailing date of this communication, even if timely filed, may reduce any
`earned patent term adjustment. See 37 CFR 1.704(b).
`
`Status
`
`1)|Zl Responsive to communication(s) filed on 19 February 2010.
`
`2a)|:l This action is FINAL.
`
`2b)IXI This action is non-final.
`
`3)|:I An election was made by the applicant in response to a restriction requirement set forth during the interview on
`
`
`; the restriction requirement and election have been incorporated into this action.
`
`4)|:l Since this application is in condition for allowance except for formal matters, prosecution as to the merits is
`
`closed in accordance with the practice under Exparte Quay/e, 1935 CD. 11, 453 O.G. 213.
`
`Disposition of Claims
`
`5)IZ Claim(s) L8 is/are pending in the application.
`
`5a) Of the above claim(s) _ is/are withdrawn from consideration.
`
`6)|:| Claim(s) _ is/are allowed.
`
`7)|Xl Claim(s) 1_-8is/are rejected.
`
`8)|:| Claim(s) _ is/are objected to.
`
`9)|:I Claim(s) _ are subject to restriction and/or election requirement.
`
`Application Papers
`
`10)|:I The specification is objected to by the Examiner.
`
`11)IZI The drawing(s) filed on 19 February 2010 is/are: a)EI accepted or b)|:l objected to by the Examiner.
`Applicant may not request that any objection to the drawing(s) be held in abeyance. See 37 CFR 1.85(a).
`
`Replacement drawing sheet(s) including the correction is required if the drawing(s) is objected to. See 37 CFR 1.121 (d).
`
`12)|:I The oath or declaration is objected to by the Examiner. Note the attached Office Action or form PTO-152.
`
`Priority under 35 U.S.C. § 119
`
`13)|X| Acknowledgment is made of a claim for foreign priority under 35 U.S.C. § 119(a)-(d) or (f).
`
`a)|Z AII
`
`b)|:l Some * c)I:I None of:
`
`1.IXI Certified copies of the priority documents have been received.
`
`2.|:l Certified copies of the priority documents have been received in Application No. _
`
`3.I:I Copies of the certified copies of the priority documents have been received in this National Stage
`
`application from the International Bureau (PCT Rule 17.2(a)).
`
`* See the attached detailed Office action for a list of the certified copies not received.
`
`Attachment(s)
`
`
`
`4) I] Interview Summary (PTO-413)
`1) IZI Notice of References Cited (PTO-892)
`Paper N0(S )/Mai| Date. _
`2) I] Notice of Draftsperson‘s Patent Drawing Review (PTO-948)
`5)I:I NOTICQ 0f Informal Patent Application
`3) IZI Information Disclosure Statement(s) (PTO/SB/08)
`Paper No(s)/Mai| DateM16”: Other:—
`U.S. Patent and Trademark Office
`
`PTOL-326 (Rev. 03-11)
`
`Office Action Summary
`
`Part of Paper No./Mai| Date 20120712
`
`
`
`Application/Control Number: 12/708,915
`
`Page 2
`
`Art Unit: 2838
`
`DETAILED ACTION
`
`1.
`
`This office action is in response to the application filed on February 19,
`
`2010.
`
`Information Disclosure Statement
`
`2.
`
`The information disclosure statement (IDS) submitted on 02/19/2010 has been
`
`considered by the examiner.
`
`Specification
`
`3.
`
`The lengthy specification has not been checked to the extent necessary to
`
`determine the presence of all possible minor errors. Applicant's cooperation is
`
`requested in correcting any errors of which applicant may become aware in the
`
`specification.
`
`4.
`
`The title of the invention is not descriptive. A new title is required that is clearly
`
`indicative of the invention to which the claims are directed.
`
`Claim Objections
`
`5.
`
`Claim 8 is objected to because of the following informalities: Claim 8 has a
`
`misspelled word “ether” should be change to "either". Appropriate correction is
`
`required.
`
`Claim Rejections - 35 USC § 1 12
`
`The following is a quotation of the second paragraph of 35 U.S.C. 112:
`
`The specification shall conclude with one or more claims particularly pointing out and distinctly
`claiming the subject matter which the applicant regards as his invention.
`
`
`
`Application/Control Number: 12/708,915
`
`Page 3
`
`Art Unit: 2838
`
`6.
`
`Claims 1-8 are rejected under 35 U.S.C. 112, second paragraph, as being
`
`indefinite for failing to particularly point out and distinctly claim the subject matter which
`
`applicant regards as the invention.
`
`Claim 1 presents “selects a voltage corresponding...” It is unclear which circuit is
`
`the one performing the function of selecting “a voltage” is it the selection circuit or the
`
`control section. Also it is unclear to what voltage is the applicant referring to when
`
`mentioning “a voltage", is it the input voltage, the output voltage or which voltage.
`
`Claim 1 present “a second terminal” it’s unclear if said second terminal
`
`corresponds to the selection circuit or to another circuit or to the voltage supply and if it
`
`not part of the selection circuit then it would be a "first terminal" of the circuit it belongs
`
`because there is no other first terminal.
`
`Claim 2 presents “...said second terminal does not receive one predetermined
`
`voltage...” It is unclear what is the applicant referring to by the previous statement
`
`because, on Claim 1 lines 12 and 13 it is mention that the second terminal receives said
`
`passed output voltage. Clarification is needed to determine how the second terminal is
`
`not receiving said voltage.
`
`Claim 5 presents between said first terminal” It is unclear which input terminal
`
`is the applicant referring to since there are two input terminals.
`
`Claims 3, 4 and 6-8 are also rejected to under 35 U.S.C. 112, second paragraph,
`
`for being dependent on a rejected claim under 35 U.S.C. 112, second paragraph.
`
`
`
`Application/Control Number: 12/708,915
`
`Page 4
`
`Art Unit: 2838
`
`Claim Rejections - 35 USC § 102
`
`The following is a quotation of the appropriate paragraphs of 35 U.S.C. 102 that
`
`form the basis for the rejections under this section made in this Office action:
`
`A person shall be entitled to a patent unless —
`
`(b) the invention was patented or described in a printed publication in this or a foreign country or in
`public use or on sale in this country, more than one year prior to the date of application for patent in
`the United States.
`
`7.
`
`Claims 1-5 are rejected under 35 U.S.C. 102(b) as being anticipated by Chiu
`
`(US 7,068,019).
`
`Regarding Claim 1, Chiu teaches on (Figure 5) a voltage supply circuit
`
`comprising: a reference voltage generating circuit (BR) operable to generate a
`
`predetermined reference voltage (Vref); an operational amplifier circuit (DA) operable to
`
`generate an output voltage (Vout) on the basis of said reference voltage; a selection
`
`circuit (OSU, SW1 and SW2) having at least two first terminals and controlled on the
`
`basis of a control signal (81 and 82) from a control section to select one of said first
`
`terminals and to generate a passed output voltage representing said output voltage
`
`passed through said first terminal selected; a second terminal (at OSU) operable to
`
`receive said passed output voltage and capable of outputting said passed output
`
`voltage (Vouta or Voutb) to a load circuit; and a detection circuit (Rb, R1 and R2)
`
`operable to detect a magnitude of said passed output voltage and to generate a
`
`detection voltage (at node A), wherein said selection circuit is controlled on the basis of
`
`said control signal, selects a voltage corresponding to said passed output voltage
`
`generated from among at least two of said detection voltages (at R1 and at R2) and
`
`generates a selected detection voltage (positive terminal of DA) representing said
`
`
`
`Application/Control Number: 12/708,915
`
`Page 5
`
`Art Unit: 2838
`
`detection voltage selected, and said operational amplifier circuit (DA) decreases the
`
`difference between said reference voltage and said selected detection voltage. (For
`
`Example: Col. 3 lines 9-67 and Col. 4 Lines 1-20).
`
`Regarding Claim 2, Chiu teaches on (Figure 5) that said selection circuit (OSU,
`
`SW1 and SW2) generates a plurality of passed output voltages (Vouta or Voutb), said
`
`second terminal does not receive one predetermined voltage of said plurality of passed
`
`output voltages. (For Example: Col. 3 lines 9-67 and Col. 4 Lines 1-20).
`
`Regarding Claim 3, Chiu teaches on (Figure 5) that said detection circuit (Rb,
`
`R1 and R2) uses said predetermined passed output voltage as said detection voltage.
`
`(For Example: Col. 3 lines 9-67 and Col. 4 Lines 1-20).
`
`Regarding Claim 4, Chiu teaches on (Figure 5) that said detection circuit (Rb,
`
`R1 and R2) performs detection by dividing said passed output voltage (Vouta or Voutb).
`
`(For Example: Col. 3 lines 9-67 and Col. 4 Lines 1-20).
`
`Regarding Claim 5, Chiu teaches on (Figure 5) that said detection circuit (Rb,
`
`R1 and R2) includes two resistors ((Rb and R2) or (Rb and R1)) connected in series
`
`with each other between said first terminal (at node B) and a ground terminal and
`
`detects the voltage at the connection point of said two resistors. (For Example: Col. 3
`
`lines 9-67 and Col. 4 Lines 1-20).
`
`Claim Rejections - 35 USC § 103
`
`The following is a quotation of 35 U.S.C. 103(a) which forms the basis for all
`
`obviousness rejections set forth in this Office action:
`
`
`
`Application/Control Number: 12/708,915
`
`Page 6
`
`Art Unit: 2838
`
`(a) A patent may not be obtained though the invention is not identically disclosed or described as set
`forth in section 102 of this title, if the differences between the subject matter sought to be patented and
`the prior art are such that the subject matter as a whole would have been obvious at the time the
`invention was made to a person having ordinary skill in the art to which said subject matter pertains.
`Patentability shall not be negatived by the manner in which the invention was made.
`
`8.
`
`Claims 6 and 7 are rejected under 35 U.S.C. 103(a) as being unpatentable
`
`over Chiu (US 7,068,019) in view of Moraveji et al. (US 20050275394).
`
`Regarding Claim 6, Chiu teaches on (Figure 5) the voltage supply circuit.
`
`Chiu does not teach a buffer circuit that receives said passed output voltage at a
`
`high impedance and outputs said passed output voltage at a low impedance, wherein
`
`said second terminal receives said passed output voltage through said buffer circuit.
`
`Moraveji teaches (Figure 2A) a buffer circuit (240) that receives said passed
`
`output voltage (from 230) at a high impedance and outputs said passed output voltage
`
`at a low impedance, wherein said second terminal (at 210) receives said passed output
`
`voltage through said buffer circuit. (For Example: Paragraph 25-28)
`
`It would have been obvious to one of ordinary skill in the art at the time of the
`
`invention to modify the circuit of Chiu to include a buffer circuit that receives said
`
`passed output voltage at a high impedance and outputs said passed output voltage at a
`
`low impedance, wherein said second terminal receives said passed output voltage
`
`through said buffer circuit as taught by Moraveji to prevent an unwanted offset voltage
`
`from appearing on the output signal. (Moraveji, Paragraph 28)
`
`Regarding Claim 7, Chiu teaches on (Figure 5) the voltage supply circuit.
`
`Chiu does not teach that said detection circuit detects the magnitude of said
`
`passed output voltage received through said buffer circuit.
`
`
`
`Application/Control Number: 12/708,915
`
`Page 7
`
`Art Unit: 2838
`
`Moraveji teaches (Figure 2A) that said detection circuit (210) detects the
`
`magnitude of said passed output voltage received through said buffer circuit (240).
`
`(For
`
`Example: Paragraph 25-28)
`
`It would have been obvious to one of ordinary skill in the art at the time of the
`
`invention to modify the circuit of Chiu to include that said detection circuit detects the
`
`magnitude of said passed output voltage received through said buffer circuit as taught
`
`by Moraveji to prevent an unwanted offset voltage from appearing on the output signal.
`
`(Moraveji, Paragraph 28)
`
`9.
`
`Claim 8 is rejected under 35 U.S.C. 103(a) as being unpatentable over Chiu
`
`(US 7,068,019) in view of Moraveji et al. (US 20050275394) and Dwarakanath (US
`
`4,495,472).
`
`Regarding Claim 8, Chiu teaches on (Figure 5) the voltage supply circuit.
`
`Chiu does not teach that said buffer circuit includes a transistor, said transistor
`
`receives said passed output voltage at a control terminal of said transistor and outputs
`
`the received voltage from ether one of a source terminal or an emitter terminal of said
`
`transistor.
`
`Dwarakanath teaches (Figure 2) that said buffer circuit (40) includes a transistor
`
`(50), said transistor receives said passed output voltage (from 48) at a control terminal
`
`of said transistor and outputs the received voltage from either one of a source terminal
`
`or an emitter terminal of said transistor. (For Example: Col. 3 lines 34-67 and Col. 4
`
`Lines 1-22).
`
`
`
`Application/Control Number: 12/708,915
`
`Page 8
`
`Art Unit: 2838
`
`It would have been obvious to one of ordinary skill in the art at the time of the
`
`invention to modify the circuit of Chiu to include that said buffer circuit includes a
`
`transistor, said transistor receives said passed output voltage at a control terminal of
`
`said transistor and outputs the received voltage from ether one of a source terminal or
`
`an emitter terminal of said transistor as taught by Dwarakanath to generated an output
`
`signal that is more stable.
`
`Conclusion
`
`Any inquiry concerning this communication or earlier communications from the
`
`examiner should be directed to GUSTAVO ROSARIO BENITEZ whose telephone
`
`number is (571 )270-7888. The examiner can normally be reached on Monday thru
`
`Thursday with alternate Fridays off.
`
`If attempts to reach the examiner by telephone are unsuccessful, the examiner’s
`
`supervisor, Monica Lewis can be reached on (571) 272-1838. The fax phone number
`
`for the organization where this application or proceeding is assigned is 571 -273-8300.
`
`
`
`Application/Control Number: 12/708,915
`
`Page 9
`
`Art Unit: 2838
`
`Information regarding the status of an application may be obtained from the
`
`Patent Application Information Retrieval (PAIR) system. Status information for
`
`published applications may be obtained from either Private PAIR or Public PAIR.
`
`Status information for unpublished applications is available through Private PAIR only.
`
`For more information about the PAIR system, see http://pair-direct.uspto.gov. Should
`
`you have questions on access to the Private PAIR system, contact the Electronic
`
`Business Center (EBC) at 866-217-9197 (toll-free). If you would like assistance from a
`
`USPTO Customer Service Representative or access to the automated information
`
`system, call 800-786-9199 (IN USA OR CANADA) or 571 -272—1 000.
`
`7/16/2012
`
`/GARY L LAXTON/
`
`Primary Examiner, Art Unit 2838
`
`/GUSTAVO ROSARIO BENITEZ/
`
`Examiner, Art Unit 2838
`
`